DATA SH EET
Product specification
File under Integrated Circuits, IC06 September 1993
INTEGRATED CIRCUITS
74HC/HCT4514
4-to-16 line decoder/demultiplexer
with input latches
For a complete data sheet, please also download:
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
September 1993 2
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
FEATURES
Non-inverting outputs
Output capability: standard
ICC category: MSI
GENERAL DESCRIPTION
The 74HC/HCT4514 are high-speed Si-gate CMOS
devices and are pin compatible with “4514” of the “4000B”
series. They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT4514 are 4-to-16 line
decoders/demultiplexers having four binary weighted
address inputs (A0to A3), with latches, a latch enable input
(LE), and an active LOW enable input (E). The 16 outputs
(Q0to Q15) are mutually exclusive active HIGH. When LE
is HIGH, the selected output is determined by the data on
An. When LE goes LOW, the last data present at Anare
stored in the latches and the outputs remain stable. When
E is LOW, the selected output, determined by the contents
of the latch, is HIGH. At E HIGH, all outputs are LOW. The
enable input (E) does not affect the state of the latch.
When the “4514” is used as a demultiplexer, E is the data
input and A0to A3are the address inputs.
QUICK REFERENCE DATA
GND = 0 V; Tamb =25°C; tr=t
f= 6 ns
Notes
1. CPD is used to determine the dynamic power dissipation (PD in µW):
PD=C
PD × VCC2× fi+ (CL× VCC2 × fo) where:
fi= input frequency in MHz
fo= output frequency in MHz
(CL× VCC2× fo) = sum of outputs
CL= output load capacitance in pF
VCC = supply voltage in V
2. For HC the condition is VI= GND to VCC
For HCT the condition is VI= GND to VCC 1.5 V
ORDERING INFORMATION
See
“74HC/HCT/HCU/HCMOS Logic Package Information”
.
SYMBOL PARAMETER CONDITIONS TYPICAL UNIT
HC HCT
tPHL/ tPLH propagation delay An to QnCL= 15 pF; VCC =5 V 23 26 ns
C
Iinput capacitance 3.5 3.5 pF
CPD power dissipation capacitance per package notes 1 and 2 44 45 pF
September 1993 3
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
PIN DESCRIPTION
PIN NO. SYMBOL NAME AND FUNCTION
1 LE latch enable input (active HIGH)
2, 3, 21, 22 A0 to A3address inputs
11, 9, 10, 8, 7, 6, 5, 4, 18, 17, 20, 19, 14, 13, 16, 15 Q0 to Q15 multiplexer outputs (active HIGH)
12 GND ground (0 V)
23 E enable input (active LOW)
24 VCC positive supply voltage
Fig.1 Pin configuration. Fig.2 Logic symbol. Fig.3 IEC logic symbol.
September 1993 4
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
Fig.4 Functional diagram.
APPLICATIONS
Digital multiplexing
Address decoding
Hexadecimal/BCD decoding
FUNCTION TABLE
Notes
1. LE = HIGH
H = HIGH voltage level
L = LOW voltage level
X = don’t care
INPUTS OUTPUTS
EA
0A
1A
2A
3Q
0Q
1Q
2Q
3Q
4Q
5Q
6Q
7Q
8Q
9Q
10 Q11 Q12 Q13 Q14 Q15
HXXXXLLLLLLLLLLLLLLLL
L
L
L
L
L
H
L
H
L
L
H
H
L
L
L
L
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
H
L
L
H
H
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
H
L
L
H
H
L
L
L
L
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
H
L
L
H
H
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
L
L
L
L
H
September 1993 5
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
Fig.5 Logic diagram.
September 1993 6
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
DC CHARACTERISTICS FOR 74HC
For the DC characteristics see
“74HC/HCT/HCU/HCMOS Logic Family Specifications”
.
Output capability: standard
ICC category: MSI
AC CHARACTERISTICS FOR 74HC
GND = 0 V; tr=t
f= 6 ns; CL= 50 pF
SYMBOL PARAMETER
Tamb (°C)
UNIT
TEST CONDITIONS
74HC VCC
(V) WAVEFORMS
+25 40 to +85 40 to +125
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay
An to Qn
74
27
22
230
46
39
290
58
49
345
69
59
ns 2.0
4.5
6.0
Fig.6
tPHL/ tPLH propagation delay
LE to Qn
74
27
22
230
46
39
290
58
49
345
69
59
ns 2.0
4.5
6.0
Fig.6
tPHL/ tPLH propagation delay
E to Qn
41
15
12
175
35
30
220
44
37
265
53
45
ns 2.0
4.5
6.0
Fig.6
tTHL/ tTLH output transition time 19
7
6
75
15
13
95
19
16
110
22
19
ns 2.0
4.5
6.0
Fig.6
tWlatch enable pulse width
HIGH 80
16
14
14
5
4
100
20
17
120
24
20
ns 2.0
4.5
6.0
Fig.7
tsu set-up time
Anto LE 90
18
15
25
9
7
115
23
20
135
27
23
ns 2.0
4.5
6.0
Fig.7
thhold time
Anto LE 1
1
1
11
4
3
1
1
1
1
1
1
ns 2.0
4.5
6.0
Fig.7
September 1993 7
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
DC CHARACTERISTICS FOR 74HCT
For the DC characteristics see
“74HC/HCT/HCU/HCMOS Logic Family Specifications”
.
Output capability: standard
ICC category: MSI
Note to HCT types
The value of additional quiescent supply current (ICC) for a unit load of 1 is given in the family specifications.
To determine ICC per input, multiply this value by the unit load coefficient shown in the table below.
AC CHARACTERISTICS FOR 74HCT
GND = 0 V; tr=t
f= 6 ns; CL= 50 pF
INPUT UNIT LOAD COEFFICIENT
An
LE
E
0.65
1.40
1.00
SYMBOL PARAMETER
Tamb (°C)
UNIT
TEST CONDITIONS
74HCT VCC
(V) WAVEFORMS
+25 40 to +85 40 to +125
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay
An to Qn30 55 69 83 ns 4.5 Fig.6
tPHL/ tPLH propagation delay
LE to Qn29 50 63 75 ns 4.5 Fig.6
tPHL/ tPLH propagation delay
E to Qn17 40 50 60 ns 4.5 Fig.6
tTHL/ tTLH output transition time 7 15 19 22 ns 4.5 Fig.6
tWlatch enable pulse width
HIGH 16 4 20 24 ns 4.5 Fig.7
tsu set-up time
Anto LE 18 9 23 27 ns 4.5 Fig.7
thhold time
Anto LE 33 3 3 ns 4.5 Fig.7
September 1993 8
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
AC WAVEFORMS
Fig.6 Waveforms showing the input (An, LE, E) to output (Qn) propagation delays and the output transition times.
(1) HC : VM= 50%; VI= GND to VCC.
HCT: VM= 1.3 V; VI= GND to 3 V.
Fig.7 Waveforms showing the minimum pulse width of the latch enable input (LE) and the set-up and hold times
for LE to An. Set-up and hold times are shown as positive values but may be specified as negative values.
The shaded areas indicate when the input is permitted to
change for predictable output performance.
(1) HC : VM= 50%; VI= GND to VCC.
HCT: VM= 1.3 V; VI= GND to 3 V.
September 1993 9
Philips Semiconductors Product specification
4-to-16 line decoder/demultiplexer with
input latches 74HC/HCT4514
APPLICATION INFORMATION
PACKAGE OUTLINES
See
“74HC/HCT/HCU/HCMOS Logic Package Outlines”
.
Fig.8 Code-to-code conversion; hexadecimal to BCD.