To learn more about ON Semiconductor, please visit our website at
www.onsemi.com
Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers
will need to change in order to meet ON Semiconductor’s system requirements. Since the ON Semiconductor
product management systems do not have the ability to manage part nomenclature that utilizes an underscore
(_), the underscore (_) in the Fairchild part numbers will be changed to a dash (-). This document may contain
device numbers with an underscore (_). Please check the ON Semiconductor website to verify the updated
device numbers. The most current and up-to-date ordering information can be found at www.onsemi.com. Please
email any questions regarding the system integration to Fairchild_questions@onsemi.com.
Is Now Part of
ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number
of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right
to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON
Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON
Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s
technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA
Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended
or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, afliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out
of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor
is an Equal Opportunity/Afrmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
September 2009
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
FIN1215 / FIN1216 / FIN1217/ FIN1218
LVDS 21-Bit Serializers / De-Serializers
Features
Low Power Consumption
20MHz to 85MHz Shift Clock Support
50% Duty Cycle on the Clock Output of Receiver
±1V Common-mode Range ~1.2V
Narrow Bus Reduces Cable Size and Cost
High Throughput: 1.785Gbps
Up to 595Mbps per Channel
Internal PLL with No External Components
Compatible with TIA/EIA-644 Specification
Offered in 48-lead TSSOP Packages
Description
The FIN1217 and FIN1215 transform 21-bit wide
parallel LVTTL (Low-Voltage TTL) data into three serial
LVDS (Low-Voltage Differential Signaling) data
streams. A phase-locked transmit clock is transmitted in
parallel with the data stream over a separate LVDS link.
Every cycle of transmit clock, 21 bits of input LVTTL
data are sampled and transmitted.
The FIN1216 and FIN1218 receives and converts the
three serial LVDS data streams back into 21 bits of
LVTTL data. Table 1 provides a matrix summary of the
serializers and de-serializers available. For the
FIN1217, at a transmit clock frequency of 85MHz, 21
bits of LVTTL data are transmitted at a rate of 595Mbps
per LVDS channel.
These chipsets solve EMI and cable size problems
associated with wide and high-speed TTL interfaces.
Ordering Information
Part Number Operating
Temperature
Range
Eco
Status Package Packing
Method
FIN1215MTDX
-40 to + 85°C RoHS 48-Lead Thin Shrink Small Outline Package (TSSOP) Tape and Reel
FIN1216MTDX
FIN1217MTDX
FIN1218MTDX
(Preliminary)
For Fairchild’s defini t i on of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs_green.html.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 2
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Block Diagrams
Figure 1. FIN1217 / FIN1215 Transmitter Functional Diagram
Figure 2. FIN1218 / FIN1216 Receiver Functional Diagram
Table 1. Serializers / De-Serializers Chip Matrix
Part CLK
Frequency LVTTL IN LVDS OUT LVDS IN LVTTL
OUT Package
FIN1215 66 21 3 48-Lead TSSOP
FIN1216 66 3 21 48-Lead TSSOP
FIN1217 85 21 3 48-Lead TSSOP
FIN1218 85 3 21 48-Lead TSSOP
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 3
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Transmitters
Pin Configurat ion
Figure 3. FIN1217 / FIN1215 (21:3 Transmitter)
Pin Definitions
Pin Names I/O
Type # of
Pins Description of Signals
TxIn I 21 LVTTL Level Inputs
TxCKLIn I 1 LVTTL Level Clock Input; the rising edge is for data strobe
TxOut+ O 3 Positive LVDS Differential Data Output
TxOut O 3 Negative LVDS Differential Data Output
TxCLKOut+ O 1 Positive LVDS Differential Clock Output
TxCLKOut- O 1 Negative LVDS Differential Clock Output
/PwrDn I 1
LVTTL Level Power-Down Input; assertion (LOW) puts the outputs in high-
impedance state
PLL VCC I 1 Power Supply Pin for LVDS Outputs
PLL GND I 2 Ground Pins for PLL
LVDS VCC I 1 Power Supply Pins for LVDS Outputs
LVDS GND I 3 Ground Pin for LVDS Outputs
VCC I 4 Power Supply Pins for LVTTL Inputs
GND I 5 Ground Pins for LVTTL Inputs
NC No Connect
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 4
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Receivers
Pin Configurat ion
Figure 4. FIN1216 / FIN1218 (3:21 Receiver)
Pin Definitions
Pin Names I/O
Type # of
Pins Description of Signals
RxIn I 3 Negative LVDS Differential Data Output
RxIn+ I 3 Positive LVDS Differential Data Output
RxCLKIn- I 1 Negative LVDS Differential Clock Output
RxCLKIn+ I 1 Positive LVDS Differential Clock Output
RxOut- O 21 LVTTL Level Data Outputs Goes HIGH for /PwrDn LOW
RxCLKOut O 1 LVTTL Level Clock Ou tput
/PwrDn I 1
LVTTL Level Input; Refer to Transmitter and Receiver Power-up and Power-down
Operation Truth Table
PLL VCC I 1 Power Supply Pin for PLL
PLL GND I 2 Ground Pins for PLL
LVDS VCC I 1 Power Supply Pins for LVDS Inputs
LVDS GND I 3 Ground Pin for LVDS Inputs
VCC I 4 Power Supply Pins for LVTTL Outputs
GND I 5 Ground Pins for LVTTL Outputs
NC No Connect
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 5
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Truth Tables
Transmitter
Inputs Outputs
TxIn TxCLKIn PwrDn(1) TxOut± TxCLKOut±
Active Active HIGH LOW / HIGH LOW / HIGH
Active LOW / HIGH
High Impedance HIGH LOW / HIGH Don’t Care(2)
Floating Active HIGH LOW LOW / HIGH
Floating Floating HIGH LOW Don’t Care(2)
Don’t Care Don’t Care LOW High Impedance High Impedance
Notes:
1. The outputs of the transmitter or receiver remain in a high-impedance state until VCC reaches 2V.
2. TxCLKOut± settles at a free running frequency when the part is powered up, PwrDn is HIGH and the TxCLKIn is
a steady logic level LOW / HIGH / high-impedance.
Receiver
Inputs Outputs
RxIn± RxCLKIn± /PwrDn(3) RxOut RxCLKOut
Active Active HIGH LOW / HIGH LOW / HIGH
Active Failsafe Condition(4) HIGH Last Valid State HIGH
Failsafe Condition(4) Active HIGH HIGH LOW / HIGH
Failsafe Condition(4) Failsafe Condition(4) HIGH Last Valid State(5) HIGH
Don’t Care Don’t Care LOW LOW HIGH
Notes:
3. The outputs of the transmitter or receiver remain in a high-impedance state until VCC reaches 2V.
4. Failsafe condition is defined as the input being terminated and un-driven, shorted, or open.
5. If RxCLKIn± is removed prior to the RxIn± date being removed, RxOut is the last valid state. If RxIn± data is
removed prior to RxCLKIn± being removed, RxOut is HIGH.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 6
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Absolute Maximum Ratings
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be
operable above the recommended operating conditions and stressing the parts to these levels is not recommended.
In addition, extended exposure to stresses above the recommended operating conditions may affect device
reliability. The absolute maximum ratings are stress ratings only.
Symbol Parameter Min. Max. Unit
VCC Power Supply Voltage -0.3 +4.6 V
VTTL TTL/CMOS Input/Output Voltage -0.5 +4.6 V
VLVDS LVDS Input/Output Voltage -0.3 +4.6 V
IOSD LVDS Output Short-Circuit Current Continuous
TSTG Storage Temperature Range -65 +150 °C
TJ Maximum Junction Temperature, Soldering 4 seconds +150 °C
TL Lead Temperature +260 °C
ESD
Human Body Model,
JESD22-A114
(1.5kΩ, 100pF)
LVDS I/O to Ground 10.0 kV
All Pins (FIN1215, FIN1217) 6.5
Machine Model,
JESD22-A115, 0Ω, 200pF FIN1215, FIN1217 Only >400 V
Recommended Operating Conditions
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended
operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not
recommend exceeding them or designing to Absolute Maximum Ratings.
Symbol Parameter Min. Max. Unit
VCC Supply Voltage 3.0 3.6 V
TA Operating Temperature -40 +85 °C
VCCNPP Maximum Supply Noise Voltage(6) 100 mVPP
Note:
6. 100mV VCC noise should be tested for frequency at least up to 2MHz. All the specifications should be met under
such a noise level.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 7
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Transmitter DC Electrical Characteristics
Typical values are at TA=25°C and with VCC=3.3V; minimum and maximum are at over supply voltages and operating
temperatures ranges, unless otherwise specified.
Symbol Parameter Test Conditions Min. Typ. Max. Units
Transmitter LVTTL Input Characteristics
VIH Input High Voltage 2.0 VCC V
VIL Input Low Voltage GND 0.8 V
VIK Input Clamp Voltage IIK=-18mA -0.79 -1.50 V
IIN Input Current VIN=0.4V to 4.6V 1.8 10.0 μA
VIN=GND -10.0 0
Transmitter LVDS Output Characteristics(7)
VOD Output Differential Voltage
RL=100Ω, Figure 4
250 450 mV
ΔVOD VOD Magnitude Change from
Differential LOW-to-HIGH 35 mV
VOS Offset Voltage 1.125 1.250 1.375 V
ΔVOS Offset Magnitude Change from
Differential LOW-to-HIGH 25 mV
IOS Short-Circuit Output Current VOUT=0V -3.5 -5.0 mA
IOZ Disabled Output Leakage Current DO=0V to 4.6V,
/PwrDn=0V ±1.0 ±10.0
μA
Transmitter Supply Current
ICCWT 21:3 Transmitter Power Supply Current
for Worst-Case Pattern with Load(8, 9) RL=100Ω,
Figure 7
33MHz 28.0 46.2
mA
40MHz 29.0 51.7
65MHz 34.0 57.2
85MHz(10) 39.0 62.7
ICCPDT Powered-Down Supply Current /PwrDn=0.8V 10.0 55.0 μA
Notes:
7. Positive current values refer to the current flowing into device and negative values means current flowing out of
pins. Voltages are referenced to ground unless otherwise specified (except ΔVOD and VOD).
8. The power supply current for both transmitter and receiver can be different with the number of active I/O
channels.
9. The 16-grayscale test pattern tests device power consumption for a “typical” LCD display pattern. The test
pattern approximates signal switching needed to produce groups of 16 vertical strips across the display.
10. FIN1217 only.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 8
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Transmitter AC Electrical Characteristics
Typical values are at over supply voltages and operating temperatures ranges, unless otherwise specified.
Symbol Parameter Conditions Min. Typ. Max. Units
tTCP Transmit Clock Period Figure 10 11.76 T 50.00 ns
tTCH Transmit Clock (TxCLKIn) HIGH Time 0.35 0.50 0.65 T
tTCL Transmit Clock LOW Time 0.35 0.50 0.65 T
tCLKT TxCLKIn Transition Time (Rising and
Falling) 10% to 90%
Figure 11 1.0 6.0 ns
tJIT TxCLKIn Cycle-to-Cycle Jitter 3.0 ns
tXIT TxIn Transition Time 1.5 6.0 ns
LVDS Transmitter Timing Characteristics
tTLH Differential Output Rise Time (20% to 80%) Figure 8 0.75 1.50 ns
tTHL Differential Output Fall Time (80% to 20%) 0.75 1.50 ns
tSTC TxIn Setup to TxCLNIn Figure 10
f=85MHz FIN1217
only
2.5 ns
tHTC TxIn Holds to TCLKIn 0 ns
tTPDD Transmitter Power-Down Delay Figure 17(11) 100 ns
tTCCD Transmitter Clock Input to Clock Output
Delay Figure 13
TA=25°C, VCC=3.3V 2.8 5.5 6.8 ns
Transmitter Output Data Jitter (f=40 MHz)(12)
tTPPB0 Transmitter Output Pulse Position of Bit 0
Figure 20
7f 1
a×
=
-0.25 0 0.25 ns
tTPPB1 Transmitter Output Pulse Position of Bit 1 a-0.25 a a+0.25 ns
tTPPB2 Transmitter Output Pulse Position of Bit 2 2a-0.25 2a 2a+0.25 ns
tTPPB3 Transmitter Output Pulse Position of Bit 3 3a-0.25 3a 3a+0.25 ns
tTPPB4 Transmitter Output Pulse Position of Bit 4 4a-0.25 4a 4a+0.25 ns
tTPPB5 Transmitter Output Pulse Position of Bit 5 5a-0.25 5a 5a+0.25 ns
tTPPB6 Transmitter Output Pulse Position of Bit 6 6a-0.25 6a 6a+0.25 ns
Transmitter Output Data Jitter (f=65 MHz)(12)
tTPPB0 Transmitter Output Pulse Position of Bit 0
Figure 20
7f 1
a×
=
-0.2 0 0.2 ns
tTPPB1 Transmitter Output Pulse Position of Bit 1 a-0.2 a a+0.2 ns
tTPPB2 Transmitter Output Pulse Position of Bit 2 2a-0.2 2a 2a+0.2 ns
tTPPB3 Transmitter Output Pulse Position of Bit 3 3a-0.2 3a 3a+0.2 ns
tTPPB4 Transmitter Output Pulse Position of Bit 4 4a-0.2 4a 4a+0.2 ns
tTPPB5 Transmitter Output Pulse Position of Bit 5 5a-0.2 5a 5a+0.2 ns
tTPPB6 Transmitter Output Pulse Position of Bit 6 6a-0.2 6a 6a+0.2 ns
Continued on following page…
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 9
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Transmitter AC Electrical Characteristics (Continued)
Symbol Parameter Conditions Min. Typ. Max. Units
Transmitter Output Data Jitter (f=85 MHz, FIN1217 only)(12)
tTPPB0 Transmitter Output Pulse Position of Bit 0
Figure 20
7f 1
a×
=
-0.2 0 0.2 ns
tTPPB1 Transmitter Output Pulse Position of Bit 1 a-0.2 a a+0.2 ns
tTPPB2 Transmitter Output Pulse Position of Bit 2 2a-0.2 2a 2a+0.2 ns
tTPPB3 Transmitter Output Pulse Position of Bit 3 3a-0.2 3a 3a+0.2 ns
tTPPB4 Transmitter Output Pulse Position of Bit 4 4a-0.2 4a 4a+0.2 ns
tTPPB5 Transmitter Output Pulse Position of Bit 5 5a-0.2 5a 5a+0.2 ns
tTPPB6 Transmitter Output Pulse Position of Bit 6 6a-0.2 6a 6a+0.2 ns
tJCC Transmitter Clock Out Jitter, Cycle-to cycle
Figure 23
f=40MHz 350 370
ps
f=65MHz 210 230
f=85MHz
FIN1217 only 110 150
tTPLLS Transmitter Phase Lock Loop Set Time(13) Figure 15(12) 10.0 ms
Notes:
11. Outputs of all transmitters stay in 3-STATE until power reaches 2V. Clock and data output begins to toggle
10ms after VCC reaches 3V and /PwrDn pin is above 1.5V.
12. This output data pulse position works for both transmitters with 21 TTL inputs, except the LVDS output bit
mapping difference (see Figure 19). Figure 20 shows the skew between the first data bit and clock output. A
two-bit cycle delay is guaranteed when the MSB is output from transmitter.
13. This jitter specification is based on the assumption that PLL has a reference clock with cycle-to-cycle input jitter
of less than 2ns.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 10
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Receiver DC Electrical Characteristics
Typical values are at TA=25°C and with VCC=3.3V. Positive current values refer to the current flowing into device and
negative values means current flowing out of pins. Voltages are referenced to ground unless otherwise specified
(except ΔVOD and VOD). Minimum and maximum values are at over supply voltage and operating temperature ranges
unless otherwise specified.
Symbol Parameter Conditions Min. Typ. Max. Units
LVTTL/CMOS DC Characteristics
VIH Input High Voltage 2.0 VCC V
VIL Input Low Voltage GND 0.8 V
VOH Output High Voltage IOH=-0.4mA 2.7 3.3 V
VOL Output Low Voltage IOL=2mA 0.3 V
VIK Input Clamp Voltage IIK=-18mA -1.5 V
IIN Input Current VIN=0V to 4.6V -10 10 μA
IOFF Input/Output Power-Off
Leakage Current VCC=0V, All LVTTL Inputs/Outputs
0V to 4.6V ±10
μA
IOS Output Short-Circuit Current VOUT=0V -60 -120
μA
Receiver LVDS Input Characteristics
VTH Differential Input Threshold
HIGH Figure 6, Table 2 100 mV
VTL Differential Input Threshold
LOW Figure 6, Table 2 -100 mV
VICM Input Common Mode Range Figure 6, Table 2 0.05 2.35 V
IIN Input Current VIN=2.4V, VCC=3.6V or 0V ±10.0 μA
VIN=0V, VCC=3.6V or 0V ±10.0
Receiver Supply Current
ICCWR 3:21 Receiver Power Supply
Current for Worst Case
Pattern with Load(14) CL=8pF, Figure 7
33MHz 66
mA
40MHz 56 74
65MHz 75 102
85MHz(15) 92 125
ICCPDR Powered Down Supply
Current /PwrDn=0.8V (RxOut stays LOW) NA 400 μA
Notes:
14. The power supply current for the receiver can be different due to the number of active I/O channels.
15. 85MHz specification for FIN1218 only.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 11
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Receiver AC Electrical Characteristics
Values are at over supply voltages and operating temperatures, unless otherwise specified.
Symbol Parameter Conditions Min. Typ. Max. Units
tRCOL RxCLKOut LOW Time Figure 12
Rising Edge Strobe
f=40MHz
10.0 11.0 ns
tRCOH RxCLKOut HIGH Time 10.0 12.2 ns
tRSRC RxOut Valid Prior to RxCLKOut 6.5 11.6 ns
tRHRC RxOut Valid After RxCLKOut 6.0 11.6 ns
tRCOP Receiver Clock Output (RxCLKOut)
Period Figure 12
Rising Edge Strobe
f=65MHz
15.0 T 50.0 ns
tRCOL RxCLKOut LOW Time 5.0 7.8 9.0 ns
tRCOH RxCLKOut HIGH Time 5.0 7.3 9.0 ns
tRSRC RxOut Valid Prior to RxCLKOut 4.5 7.7 ns
tRHRC RxOut Valid After RxCLKOut 4.0 8.4 ns
tRCOP Receiver Clock Output (RxCLKOut)
Period Figure 12
Rising Edge Strobe
f=85MHz
FIN1218 only
11.76 T 50.00 ns
tRCOL RxCLKOut LOW Time 4.0 6.3 6.0 ns
tRCOH RxCLKOut HIGH Time 4.5 5.4 6.5 ns
tRSRC RxOut Valid Prior to RxCLKOut 3.5 6.3 ns
tRHRC RxOut Valid After RxCLKOut 3.5 6.5 ns
tROLH Output Rise Time (20% to 80%) CL=8pF, Figure 9 2.2 5.0 ns
tROHL Output Fall Time (80% to 20%) 2.1 5.0 ns
tRCCD Receiver Clock Input to Clock Output
Delay
TA=25°C, VCC=3.3V
Figure 14(Error!
Reference source not found.) 3.5 6.9 7.5 ns
tRPDD Receiver Power-Down Delay Figure 18 1.0 ms
tRSPB0 Receiver Input Strobe Position of Bit 0
Figure 21
f=40MHz
1.00 2.15 ns
tRSPB1 Receiver Input Strobe Position of Bit 1 4.5 5.8 ns
tRSPB2 Receiver Input Strobe Position of Bit 2 8.10 9.15 ns
tRSPB3 Receiver Input Strobe Position of Bit 3 11.6 12.6 ns
tRSPB4 Receiver Input Strobe Position of Bit 4 15.1 16.3 ns
tRSPB5 Receiver Input Strobe Position of Bit 5 18.8 19.9 ns
tRSPB6 Receiver Input Strobe Position of Bit 6 22.5 23.6 ns
Continued on following page…
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 12
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Receiver AC Electrical Characteristics (Continued)
Symbol Parameter Conditions Min. Typ. Max. Units
tRSPB0 Receiver Input Strobe Position of Bit 0
Figure 21
f=65MHz
0.7 1.4 ns
tRSPB1 Receiver Input Strobe Position of Bit 1 2.9 3.6 ns
tRSPB2 Receiver Input Strobe Position of Bit 2 5.1 5.8 ns
tRSPB3 Receiver Input Strobe Position of Bit 3 7.3 8.0 ns
tRSPB4 Receiver Input Strobe Position of Bit 4 9.5 10.2 ns
tRSPB5 Receiver Input Strobe Position of Bit 5 11.7 12.4 ns
tRSPB6 Receiver Input Strobe Position of Bit 6 13.9 14.6 ns
tRSPB0 Receiver Input Strobe Position of Bit 0
Figure 21
f=85MHz
FIN1218 only
0.49 1.19 ns
tRSPB1 Receiver Input Strobe Position of Bit 1 2.17 2.87 ns
tRSPB2 Receiver Input Strobe Position of Bit 2 3.85 4.55 ns
tRSPB3 Receiver Input Strobe Position of Bit 3 5.53 6.23 ns
tRSPB4 Receiver Input Strobe Position of Bit 4 7.21 7.91 ns
tRSPB5 Receiver Input Strobe Position of Bit 5 8.89 9.59 ns
tRSPB6 Receiver Input Strobe Position of Bit 6 10.57 11.27 ns
tRSKM RxIn Skew Margin(Error! Reference source not
found.)
f=40MHz, Figure 22 490 ps
f=65MHz, Figure 22 400
f=85MHz
FIN1218 only
Figure 22 252
tRPLLS Receiver Phase Lock Loop Set Time Figure 16 10.0 ms
Notes:
16. Total channel latency from serializer to deserializer is (T + tTCCD) + (2•T + tRCCD).
17. Receiver skew margin is defined as the valid sampling window after considering potential setup/hold time and
minimum/maximum bit position.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 13
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Test Circuits
Figure 5. Differential LVDS Output DC Test Circuit
Notes: For all input pulses, tR or tF<=1ns.
CL includes all probe and jig capacitance.
Figure 6. Differential Receiver Voltage Definitions, Propagation Delay, and Transition Time Test Circuit
Table 2. Receiver Minimum and Maximum Input Threshold Test Voltages
Applied Voltages (V) Resulting Differential
Input Voltage (mV) Resulting Common
Mode Input Voltage (V)
VIA V
IB V
ID V
IC
1.25 1.15 100 1.20
1.15 1.25 -100 1.20
2.40 2.30 100 2.35
2.30 2.40 -100 2.35
0.10 0 100 0.05
0 0.10 -100 0.05
1.50 0.90 600 1.20
0.90 1.50 -600 1.20
2.40 1.80 600 2.10
1.80 2.40 -600 2.10
0.60 0 600 0.30
0 0.60 -600 0.30
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 14
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
AC Loadings and Waveforms
Note: The worst-case test pattern produces a maximum toggling of digital circuits, LVDS I/O and LVTTL/CMOS I/O.
Depending on the valid strobe edge of transmitter, the TxCLKIn can be either rising or failing edge data strobe.
Figure 7. Worst-Case Test Pattern
Figure 8. Transmitter LVDS Output Load and Transition Times
Figure 9. Receiver LVTTL/CMOS Output Load and Transition Times
Figure 10. Transmitter Set-up/Hold and HIGH/LOW Times (Rising Edge Strobe)
Figure 11. Transmitter Input Clock Transition Time
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 15
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
AC Loadings and Waveforms (Continued)
Figure 12. Receiver Set-up/Hold and HIGH/LOW Times
Figure 13. Transmitter Clock-In to Clock-Out Delay (Rising Edge Strobe)
Figure 14. Receiver Clock-In to Clock-Out Delay (Rising Edge Strobe)
Figure 15. Transmitter Phase-Lock-Loop Set Time
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 16
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
AC Loadings and Waveforms (Continued)
Figure 16. Receiver Phase Lock Loop Set Time
Figure 17. Transmitter Power-down Delay
Figure 18. Receiver Power-down Delay
Note: This output date pulse position works for both transmitters with 21 TTL inputs, except the LVDS output bit
mapping difference. Two-bit cycle delay is guaranteed with the MSB is output from transmitter.
Figure 19. Parallel LVTTL Inputs Mapped to Three Serial LVDS Outputs
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 17
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
AC Loadings and Waveforms (Continued)]
Figure 20. Transmitter Output Pulse Bit Position
Figure 21. Receiver Strobe Bit Position
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 18
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
AC Loadings and Waveforms (Continued)
Note: tRSKM is the budget for the cable skew and source clock skew plus Inter-Symbol Interference (ISI).
The minimum and maximum pulse position values are based on the bit position of each of the seven bits within
the LVDS data stream across PVT (Process, Voltage Supply, and Temperature).
Figure 22. Receiver LVDS Input Skew Margin
Note: This jitter pattern is used to test the jitter response (clock out) of the device over the power supply range with
worst jitter ±ns (cycle-to-cycle) clock input. The specific test methodology is as follows:
Switching input data TxIn0 to TxIn20 at 0.5MHz and the input clock is shifted to left -3ns and to
the right +3ns when data is HIGH (by switching between CLK1 and CLK2 in Figure 11).
The ±3ns cycle-to-cycle input jitter is the static phase error between the two clock sources.
Jumping between two clock sources to simulate the worst-case of clock edge jump (3ns) from
graphical controllers. Cycle-to-cycle jitter at TxCLK out pin should be measured cross VCC range
with 100mV noise (VCC noise frequency <2MHz).
Figure 23. Jitter Pattern
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 19
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
Physical Dimensions
Figure 24. 48-Lead Thin Shrink Small Outline Package (TSSOP)
Pack age drawings are provided as a servic e t o customers c onsidering Fairchild components. Drawi ngs may change in any manner
without notice. P l ease note the revision and/or date on the drawing and contac t a Fairchild Semic onductor representat i ve to verify
or obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions, specifically
the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/.
© 2003 Fairchild Semiconductor Corporation www.fairchildsemi.com
FIN1215 / FIN1216 / FIN1217 • Rev. 1.0.3 20
FIN1215 / FIN1216 / FIN1217 — LVDS 21-Bit Serializers / De-Serializers
www.onsemi.com
1
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent
coverage may be accessed at www.onsemi.com/site/pdf/PatentMarking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer
application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification
in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This
literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
N. American Technical Support: 8002829855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81358171050
www.onsemi.com
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 3036752175 or 8003443860 Toll Free USA/Canada
Fax: 3036752176 or 8003443867 Toll Free USA/Canada
Email: orderlit@onsemi.com
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
© Semiconductor Components Industries, LLC